Texas Instruments MSP430x1xx Manual do Utilizador Página 69

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 432
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 68
Instruction Set
3-33
RISC 16−Bit CPU
* CLRZ Clear zero bit
Syntax CLRZ
Operation 0 Z
or
(.NOT.src .AND. dst −> dst)
Emulation BIC #2,SR
Description The constant 02h is inverted (0FFFDh) and logically ANDed with the
destination operand. The result is placed into the destination. The clear zero
bit instruction is a word instruction.
Status Bits N: Not affected
Z: Reset to 0
C: Not affected
V: Not affected
Mode Bits OSCOFF, CPUOFF, and GIE are not affected.
Example The zero bit in the status register is cleared.
CLRZ
Vista de página 68
1 2 ... 64 65 66 67 68 69 70 71 72 73 74 ... 431 432

Comentários a estes Manuais

Sem comentários